전자부품 데이터시트 검색엔진 |
|
LH540203 데이터시트(PDF) 1 Page - Sharp Corporation |
|
|
LH540203 데이터시트(HTML) 1 Page - Sharp Corporation |
1 / 17 page LH540203 CMOS 2048 × 9 Asynchronous FIFO FEATURES •• Fast Access Times: 15/20/25/35/50 ns •• Fast-Fall-Through Time Architecture Based on CMOS Dual-Port SRAM Technology •• Input Port and Output Port Have Entirely Independent Timing •• Expandable in Width and Depth •• Full, Half-Full, and Empty Status Flags •• Data Retransmission Capability •• TTL-Compatible I/O •• Pin and Functionally Compatible with Sharp LH5498 and with Am/IDT/MS7203 •• Control Signals Assertive-LOW for Noise Immunity •• Packages: 28-Pin, 300-mil PDIP 28-Pin, 300-mil SOJ * 32-Pin PLCC PIN CONNECTIONS FUNCTIONAL DESCRIPTION The LH540203 is a FIFO (First-In, First-Out) memory device, based on fully-static CMOS dual-port SRAM tech- nology, capable of storing up to 2048 nine-bit words. It follows the industry-standard architecture and package pinouts for nine-bit asynchronous FIFOs. Each nine-bit LH540203 word may consist of a standard eight-bit byte, together with a parity bit or a block-marking/framing bit. The input and output ports operate entirely inde- pendently of each other, unless the LH540203 becomes either totally full or else totally empty. Data flow at a port is initiated by asserting either of two asynchronous, as- sertive-LOW control inputs: Write (W) for data entry at the input port, or Read (R) for data retrieval at the output port. Full, Half-Full, and Empty status flags monitor the extent to which the internal memory has been filled. The system may make use of these status outputs to avoid the risk of data loss, which otherwise might occur either by attempting to write additional words into an already-full LH540203, or by attempting to read additional words from an already-empty LH540203. When an LH540203 is operating in a depth-cascaded configuration, the Half-Full Flag is not available. 540203-2D 1 2 3 4 5 6 7 8 9 10 11 12 13 14 W D8 D3 D2 D1 D0 XI FF Q0 Q1 Q2 Q3 Q8 VSS 28 27 26 25 24 23 22 21 20 19 18 17 16 15 D7 FL/RT RS EF XO/HF Q5 Q4 R Q6 Q7 D6 D5 D4 VCC 28-PIN PDIP 28-PIN SOJ * TOP VIEW Figure 1. Pin Connections for PDIP and SOJ * Packages 5 6 7 8 9 10 D2 XI FF 11 2 3 4 32 31 30 29 28 27 26 25 24 NC EF 14 15 16 20 19 18 17 FL/RT RS 23 XO/HF 22 21 12 NC 13 1 540203-3D D1 D0 Q0 Q1 Q2 D6 D7 Q7 Q6 32-PIN PLCC TOP VIEW NOTE: * = No external electrical connections are allowed. Figure 2. Pin Connections for PLCC Package * This is a final data sheet; except that all references to the SOJ package have Advance Information status. 1 |
유사한 부품 번호 - LH540203 |
|
유사한 설명 - LH540203 |
|
|
링크 URL |
개인정보취급방침 |
ALLDATASHEET.CO.KR |
ALLDATASHEET 가 귀하에 도움이 되셨나요? [ DONATE ] |
Alldatasheet는? | 광고문의 | 운영자에게 연락하기 | 개인정보취급방침 | 링크교환 | 제조사별 검색 All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |